1435 lines
182 KiB
Plaintext
1435 lines
182 KiB
Plaintext
|
|
---------- Begin Simulation Statistics ----------
|
|
simSeconds 0.209698 # Number of seconds simulated (Second)
|
|
simTicks 209697742000 # Number of ticks simulated (Tick)
|
|
finalTick 209697742000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) (Tick)
|
|
simFreq 1000000000000 # The number of ticks per simulated second ((Tick/Second))
|
|
hostSeconds 277.33 # Real time elapsed on the host (Second)
|
|
hostTickRate 756117835 # The number of ticks simulated per host second (ticks/s) ((Tick/Second))
|
|
hostMemory 682496 # Number of bytes of host memory used (Byte)
|
|
simInsts 20000000 # Number of instructions simulated (Count)
|
|
simOps 27556226 # Number of ops (including micro ops) simulated (Count)
|
|
hostInstRate 72115 # Simulator instruction rate (inst/s) ((Count/Second))
|
|
hostOpRate 99361 # Simulator op (including micro ops) rate (op/s) ((Count/Second))
|
|
system.clk_domain.clock 1000 # Clock period in ticks (Tick)
|
|
system.cpu.numCycles 419395485 # Number of cpu cycles simulated (Cycle)
|
|
system.cpu.cpi 20.969774 # CPI: cycles per instruction (core level) ((Cycle/Count))
|
|
system.cpu.ipc 0.047688 # IPC: instructions per cycle (core level) ((Count/Cycle))
|
|
system.cpu.numWorkItemsStarted 0 # Number of work items this cpu started (Count)
|
|
system.cpu.numWorkItemsCompleted 0 # Number of work items this cpu completed (Count)
|
|
system.cpu.instsAdded 31780154 # Number of instructions added to the IQ (excludes non-spec) (Count)
|
|
system.cpu.nonSpecInstsAdded 123 # Number of non-speculative instructions added to the IQ (Count)
|
|
system.cpu.instsIssued 31769887 # Number of instructions issued (Count)
|
|
system.cpu.squashedInstsIssued 118 # Number of squashed instructions issued (Count)
|
|
system.cpu.squashedInstsExamined 4224048 # Number of squashed instructions iterated over during squash; mainly for profiling (Count)
|
|
system.cpu.squashedOperandsExamined 1630036 # Number of squashed operands that are examined and possibly removed from graph (Count)
|
|
system.cpu.squashedNonSpecRemoved 81 # Number of squashed non-spec instructions that were removed (Count)
|
|
system.cpu.numIssuedDist::samples 419356627 # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::mean 0.075759 # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::stdev 0.505912 # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::underflows 0 0.00% 0.00% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::0 407821137 97.25% 97.25% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::1 3292076 0.79% 98.03% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::2 1088314 0.26% 98.29% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::3 3807272 0.91% 99.20% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::4 2151003 0.51% 99.71% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::5 1014594 0.24% 99.96% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::6 108669 0.03% 99.98% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::7 38125 0.01% 99.99% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::8 35437 0.01% 100.00% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::overflows 0 0.00% 100.00% # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::min_value 0 # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::max_value 8 # Number of insts issued each cycle (Count)
|
|
system.cpu.numIssuedDist::total 419356627 # Number of insts issued each cycle (Count)
|
|
system.cpu.statFuBusy::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::IntAlu 5604 97.21% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::IntMult 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::IntDiv 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatAdd 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatCmp 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatCvt 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatMult 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatMultAcc 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatDiv 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatMisc 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatSqrt 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdAdd 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdAddAcc 0 0.00% 97.21% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdAlu 26 0.45% 97.66% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdCmp 0 0.00% 97.66% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdCvt 1 0.02% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdMisc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdMult 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdMultAcc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdMatMultAcc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdShift 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdShiftAcc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdDiv 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdSqrt 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatAdd 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatAlu 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatCmp 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatCvt 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatDiv 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatMisc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatMult 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatMultAcc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatMatMultAcc 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatSqrt 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdReduceAdd 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdReduceAlu 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdReduceCmp 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatReduceAdd 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdFloatReduceCmp 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdAes 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdAesMix 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdSha1Hash 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdSha1Hash2 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdSha256Hash 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdSha256Hash2 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdShaSigma2 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdShaSigma3 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::SimdPredAlu 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::Matrix 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::MatrixMov 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::MatrixOP 0 0.00% 97.68% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::MemRead 66 1.14% 98.82% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::MemWrite 32 0.56% 99.38% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatMemRead 2 0.03% 99.41% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::FloatMemWrite 34 0.59% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::IprAccess 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorUnitStrideLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorUnitStrideStore 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorUnitStrideMaskLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorUnitStrideMaskStore 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorStridedLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorStridedStore 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorIndexedLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorIndexedStore 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorUnitStrideFaultOnlyFirstLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorWholeRegisterLoad 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorWholeRegisterStore 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorIntegerArith 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorFloatArith 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorFloatConvert 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorIntegerReduce 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorFloatReduce 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorMisc 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorIntegerExtension 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statFuBusy::VectorConfig 0 0.00% 100.00% # attempts to use FU when none available (Count)
|
|
system.cpu.statIssuedInstType_0::No_OpClass 490 0.00% 0.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::IntAlu 23137304 72.83% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::IntMult 47 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::IntDiv 83 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatAdd 169 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatCmp 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatCvt 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatMult 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatMultAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatDiv 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatMisc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatSqrt 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdAdd 10 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdAddAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdAlu 307 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdCmp 4 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdCvt 84 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdMisc 258 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdMult 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdMultAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdMatMultAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdShift 7 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdShiftAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdDiv 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdSqrt 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatAdd 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatAlu 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatCmp 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatCvt 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatDiv 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatMisc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatMult 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatMultAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatMatMultAcc 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatSqrt 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdReduceAdd 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdReduceAlu 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdReduceCmp 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatReduceAdd 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdFloatReduceCmp 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdAes 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdAesMix 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdSha1Hash 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdSha1Hash2 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdSha256Hash 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdSha256Hash2 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdShaSigma2 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdShaSigma3 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::SimdPredAlu 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::Matrix 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::MatrixMov 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::MatrixOP 0 0.00% 72.83% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::MemRead 2881449 9.07% 81.90% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::MemWrite 5748925 18.10% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatMemRead 165 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::FloatMemWrite 585 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::IprAccess 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::InstPrefetch 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorUnitStrideLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorUnitStrideStore 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorUnitStrideMaskLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorUnitStrideMaskStore 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorStridedLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorStridedStore 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorIndexedLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorIndexedStore 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorUnitStrideFaultOnlyFirstLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorWholeRegisterLoad 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorWholeRegisterStore 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorIntegerArith 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorFloatArith 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorFloatConvert 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorIntegerReduce 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorFloatReduce 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorMisc 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorIntegerExtension 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::VectorConfig 0 0.00% 100.00% # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.statIssuedInstType_0::total 31769887 # Number of instructions issued per FU type, per thread (Count)
|
|
system.cpu.issueRate 0.075752 # Inst issue rate ((Count/Cycle))
|
|
system.cpu.fuBusy 5765 # FU busy when requested (Count)
|
|
system.cpu.fuBusyRate 0.000181 # FU busy rate (busy events/executed inst) ((Count/Count))
|
|
system.cpu.intInstQueueReads 482898692 # Number of integer instruction queue reads (Count)
|
|
system.cpu.intInstQueueWrites 36002256 # Number of integer instruction queue writes (Count)
|
|
system.cpu.intInstQueueWakeupAccesses 31373096 # Number of integer instruction queue wakeup accesses (Count)
|
|
system.cpu.fpInstQueueReads 3592 # Number of floating instruction queue reads (Count)
|
|
system.cpu.fpInstQueueWrites 2175 # Number of floating instruction queue writes (Count)
|
|
system.cpu.fpInstQueueWakeupAccesses 1733 # Number of floating instruction queue wakeup accesses (Count)
|
|
system.cpu.vecInstQueueReads 0 # Number of vector instruction queue reads (Count)
|
|
system.cpu.vecInstQueueWrites 0 # Number of vector instruction queue writes (Count)
|
|
system.cpu.vecInstQueueWakeupAccesses 0 # Number of vector instruction queue wakeup accesses (Count)
|
|
system.cpu.intAluAccesses 31773335 # Number of integer alu accesses (Count)
|
|
system.cpu.fpAluAccesses 1827 # Number of floating point alu accesses (Count)
|
|
system.cpu.vecAluAccesses 0 # Number of vector alu accesses (Count)
|
|
system.cpu.numSquashedInsts 1147 # Number of squashed instructions skipped in execute (Count)
|
|
system.cpu.numSwp 0 # Number of swp insts executed (Count)
|
|
system.cpu.timesIdled 340 # Number of times that the entire CPU went into an idle state and unscheduled itself (Count)
|
|
system.cpu.idleCycles 38858 # Total number of cycles that the CPU has spent unscheduled due to idling (Cycle)
|
|
system.cpu.MemDepUnit__0.insertedLoads 2882563 # Number of loads inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__0.insertedStores 5750302 # Number of stores inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__0.conflictingLoads 2183152 # Number of conflicting loads. (Count)
|
|
system.cpu.MemDepUnit__0.conflictingStores 1053031 # Number of conflicting stores. (Count)
|
|
system.cpu.MemDepUnit__1.insertedLoads 0 # Number of loads inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__1.insertedStores 0 # Number of stores inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__1.conflictingLoads 0 # Number of conflicting loads. (Count)
|
|
system.cpu.MemDepUnit__1.conflictingStores 0 # Number of conflicting stores. (Count)
|
|
system.cpu.MemDepUnit__2.insertedLoads 0 # Number of loads inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__2.insertedStores 0 # Number of stores inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__2.conflictingLoads 0 # Number of conflicting loads. (Count)
|
|
system.cpu.MemDepUnit__2.conflictingStores 0 # Number of conflicting stores. (Count)
|
|
system.cpu.MemDepUnit__3.insertedLoads 0 # Number of loads inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__3.insertedStores 0 # Number of stores inserted to the mem dependence unit. (Count)
|
|
system.cpu.MemDepUnit__3.conflictingLoads 0 # Number of conflicting loads. (Count)
|
|
system.cpu.MemDepUnit__3.conflictingStores 0 # Number of conflicting stores. (Count)
|
|
system.cpu.branchPred.lookups 2972109 # Number of BP lookups (Count)
|
|
system.cpu.branchPred.condPredicted 2960497 # Number of conditional branches predicted (Count)
|
|
system.cpu.branchPred.condIncorrect 799 # Number of conditional branches incorrect (Count)
|
|
system.cpu.branchPred.BTBLookups 2945596 # Number of BTB lookups (Count)
|
|
system.cpu.branchPred.BTBUpdates 671 # Number of BTB updates (Count)
|
|
system.cpu.branchPred.BTBHits 2945179 # Number of BTB hits (Count)
|
|
system.cpu.branchPred.BTBHitRatio 0.999858 # BTB Hit Ratio (Ratio)
|
|
system.cpu.branchPred.RASUsed 2673 # Number of times the RAS was used to get a target. (Count)
|
|
system.cpu.branchPred.RASIncorrect 9 # Number of incorrect RAS predictions. (Count)
|
|
system.cpu.branchPred.indirectLookups 2460 # Number of indirect predictor lookups. (Count)
|
|
system.cpu.branchPred.indirectHits 2246 # Number of indirect target hits. (Count)
|
|
system.cpu.branchPred.indirectMisses 214 # Number of indirect misses. (Count)
|
|
system.cpu.branchPred.indirectMispredicted 63 # Number of mispredicted indirect branches. (Count)
|
|
system.cpu.branchPred.loop_predictor.correct 2504781 # Number of times the loop predictor is the provider and the prediction is correct (Count)
|
|
system.cpu.branchPred.loop_predictor.wrong 1876 # Number of times the loop predictor is the provider and the prediction is wrong (Count)
|
|
system.cpu.branchPred.tage.longestMatchProviderCorrect 1441738 # Number of times TAGE Longest Match is the provider and the prediction is correct (Count)
|
|
system.cpu.branchPred.tage.altMatchProviderCorrect 79 # Number of times TAGE Alt Match is the provider and the prediction is correct (Count)
|
|
system.cpu.branchPred.tage.bimodalAltMatchProviderCorrect 86 # Number of times TAGE Alt Match is the bimodal and it is the provider and the prediction is correct (Count)
|
|
system.cpu.branchPred.tage.bimodalProviderCorrect 1064344 # Number of times there are no hits on the TAGE tables and the bimodal prediction is correct (Count)
|
|
system.cpu.branchPred.tage.longestMatchProviderWrong 46 # Number of times TAGE Longest Match is the provider and the prediction is wrong (Count)
|
|
system.cpu.branchPred.tage.altMatchProviderWrong 24 # Number of times TAGE Alt Match is the provider and the prediction is wrong (Count)
|
|
system.cpu.branchPred.tage.bimodalAltMatchProviderWrong 31 # Number of times TAGE Alt Match is the bimodal and it is the provider and the prediction is wrong (Count)
|
|
system.cpu.branchPred.tage.bimodalProviderWrong 309 # Number of times there are no hits on the TAGE tables and the bimodal prediction is wrong (Count)
|
|
system.cpu.branchPred.tage.altMatchProviderWouldHaveHit 10 # Number of times TAGE Longest Match is the provider, the prediction is wrong and Alt Match prediction was correct (Count)
|
|
system.cpu.branchPred.tage.longestMatchProviderWouldHaveHit 37 # Number of times TAGE Alt Match is the provider, the prediction is wrong and Longest Match prediction was correct (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::0 0 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::1 865 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::2 1050155 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::3 1370 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::4 1032 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::5 387457 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::6 97 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::7 49 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::8 369 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::9 117 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::10 215 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::11 0 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.longestMatchProvider::12 161 # TAGE provider for longest match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::0 1053079 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::1 292 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::2 386929 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::3 581 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::4 7 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::5 443 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::6 128 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::7 31 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::8 227 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::9 170 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::10 0 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::11 0 # TAGE provider for alt match (Count)
|
|
system.cpu.branchPred.tage.altMatchProvider::12 0 # TAGE provider for alt match (Count)
|
|
system.cpu.commit.commitSquashedInsts 4223817 # The number of squashed insts skipped by commit (Count)
|
|
system.cpu.commit.commitNonSpecStalls 42 # The number of times commit has been forced to stall to communicate backwards (Count)
|
|
system.cpu.commit.branchMispredicts 551 # The number of times a branch was mispredicted (Count)
|
|
system.cpu.commit.numCommittedDist::samples 418828153 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::mean 0.065794 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::stdev 0.492137 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::underflows 0 0.00% 0.00% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::0 409519778 97.78% 97.78% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::1 2850420 0.68% 98.46% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::2 187803 0.04% 98.50% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::3 2907610 0.69% 99.20% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::4 1272904 0.30% 99.50% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::5 2066478 0.49% 99.99% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::6 327 0.00% 99.99% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::7 1262 0.00% 99.99% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::8 21571 0.01% 100.00% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::overflows 0 0.00% 100.00% # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::min_value 0 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::max_value 8 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.numCommittedDist::total 418828153 # Number of insts commited each cycle (Count)
|
|
system.cpu.commit.amos 0 # Number of atomic instructions committed (Count)
|
|
system.cpu.commit.membars 28 # Number of memory barriers committed (Count)
|
|
system.cpu.commit.functionCalls 2307 # Number of function calls committed. (Count)
|
|
system.cpu.commit.committedInstType_0::No_OpClass 250 0.00% 0.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::IntAlu 20074104 72.85% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::IntMult 41 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::IntDiv 56 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatAdd 146 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatCmp 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatCvt 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatMult 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatMultAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatDiv 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatMisc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatSqrt 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdAdd 10 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdAddAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdAlu 237 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdCmp 4 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdCvt 76 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdMisc 235 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdMult 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdMultAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdMatMultAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdShift 3 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdShiftAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdDiv 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdSqrt 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatAdd 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatAlu 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatCmp 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatCvt 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatDiv 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatMisc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatMult 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatMultAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatMatMultAcc 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatSqrt 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdReduceAdd 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdReduceAlu 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdReduceCmp 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatReduceAdd 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdFloatReduceCmp 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdAes 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdAesMix 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdSha1Hash 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdSha1Hash2 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdSha256Hash 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdSha256Hash2 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdShaSigma2 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdShaSigma3 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::SimdPredAlu 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::Matrix 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::MatrixMov 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::MatrixOP 0 0.00% 72.85% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::MemRead 2502668 9.08% 81.93% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::MemWrite 4977757 18.06% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatMemRead 125 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::FloatMemWrite 514 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::IprAccess 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorUnitStrideLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorUnitStrideStore 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorUnitStrideMaskLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorUnitStrideMaskStore 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorStridedLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorStridedStore 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorIndexedLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorIndexedStore 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorUnitStrideFaultOnlyFirstLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorWholeRegisterLoad 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorWholeRegisterStore 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorIntegerArith 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorFloatArith 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorFloatConvert 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorIntegerReduce 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorFloatReduce 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorMisc 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorIntegerExtension 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::VectorConfig 0 0.00% 100.00% # Class of committed instruction (Count)
|
|
system.cpu.commit.committedInstType_0::total 27556226 # Class of committed instruction (Count)
|
|
system.cpu.commit.commitEligibleSamples 21571 # number cycles where commit BW limit reached (Cycle)
|
|
system.cpu.commitStats0.numInsts 20000000 # Number of instructions committed (thread level) (Count)
|
|
system.cpu.commitStats0.numOps 27556226 # Number of ops (including micro ops) committed (thread level) (Count)
|
|
system.cpu.commitStats0.numInstsNotNOP 20000000 # Number of instructions committed excluding NOPs or prefetches (Count)
|
|
system.cpu.commitStats0.numOpsNotNOP 27556226 # Number of Ops (including micro ops) Simulated (Count)
|
|
system.cpu.commitStats0.cpi 20.969774 # CPI: cycles per instruction (thread level) ((Cycle/Count))
|
|
system.cpu.commitStats0.ipc 0.047688 # IPC: instructions per cycle (thread level) ((Count/Cycle))
|
|
system.cpu.commitStats0.numMemRefs 7481064 # Number of memory references committed (Count)
|
|
system.cpu.commitStats0.numFpInsts 1513 # Number of float instructions (Count)
|
|
system.cpu.commitStats0.numIntInsts 27555088 # Number of integer instructions (Count)
|
|
system.cpu.commitStats0.numLoadInsts 2502793 # Number of load instructions (Count)
|
|
system.cpu.commitStats0.numStoreInsts 4978271 # Number of store instructions (Count)
|
|
system.cpu.commitStats0.numVecInsts 0 # Number of vector instructions (Count)
|
|
system.cpu.commitStats0.committedInstType::No_OpClass 250 0.00% 0.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::IntAlu 20074104 72.85% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::IntMult 41 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::IntDiv 56 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatAdd 146 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatCmp 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatCvt 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatMult 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatMultAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatDiv 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatMisc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatSqrt 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdAdd 10 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdAddAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdAlu 237 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdCmp 4 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdCvt 76 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdMisc 235 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdMult 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdMultAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdMatMultAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdShift 3 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdShiftAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdDiv 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdSqrt 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatAdd 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatAlu 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatCmp 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatCvt 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatDiv 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatMisc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatMult 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatMultAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatMatMultAcc 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatSqrt 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdReduceAdd 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdReduceAlu 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdReduceCmp 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatReduceAdd 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdFloatReduceCmp 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdAes 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdAesMix 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdSha1Hash 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdSha1Hash2 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdSha256Hash 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdSha256Hash2 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdShaSigma2 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdShaSigma3 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::SimdPredAlu 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::Matrix 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::MatrixMov 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::MatrixOP 0 0.00% 72.85% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::MemRead 2502668 9.08% 81.93% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::MemWrite 4977757 18.06% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatMemRead 125 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::FloatMemWrite 514 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::IprAccess 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::InstPrefetch 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorUnitStrideLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorUnitStrideStore 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorUnitStrideMaskLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorUnitStrideMaskStore 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorStridedLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorStridedStore 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorIndexedLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorIndexedStore 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorUnitStrideFaultOnlyFirstLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorWholeRegisterLoad 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorWholeRegisterStore 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorIntegerArith 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorFloatArith 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorFloatConvert 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorIntegerReduce 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorFloatReduce 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorMisc 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorIntegerExtension 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::VectorConfig 0 0.00% 100.00% # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedInstType::total 27556226 # Class of committed instruction. (Count)
|
|
system.cpu.commitStats0.committedControl::IsControl 2516676 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsDirectControl 2512216 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsIndirectControl 4460 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsCondControl 2506658 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsUncondControl 10018 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsCall 2307 # Class of control type instructions committed (Count)
|
|
system.cpu.commitStats0.committedControl::IsReturn 2304 # Class of control type instructions committed (Count)
|
|
system.cpu.dcache.demandHits::cpu.data 2506755 # number of demand (read+write) hits (Count)
|
|
system.cpu.dcache.demandHits::total 2506755 # number of demand (read+write) hits (Count)
|
|
system.cpu.dcache.overallHits::cpu.data 2506755 # number of overall hits (Count)
|
|
system.cpu.dcache.overallHits::total 2506755 # number of overall hits (Count)
|
|
system.cpu.dcache.demandMisses::cpu.data 2485817 # number of demand (read+write) misses (Count)
|
|
system.cpu.dcache.demandMisses::total 2485817 # number of demand (read+write) misses (Count)
|
|
system.cpu.dcache.overallMisses::cpu.data 2485817 # number of overall misses (Count)
|
|
system.cpu.dcache.overallMisses::total 2485817 # number of overall misses (Count)
|
|
system.cpu.dcache.demandMissLatency::cpu.data 206788758000 # number of demand (read+write) miss ticks (Tick)
|
|
system.cpu.dcache.demandMissLatency::total 206788758000 # number of demand (read+write) miss ticks (Tick)
|
|
system.cpu.dcache.overallMissLatency::cpu.data 206788758000 # number of overall miss ticks (Tick)
|
|
system.cpu.dcache.overallMissLatency::total 206788758000 # number of overall miss ticks (Tick)
|
|
system.cpu.dcache.demandAccesses::cpu.data 4992572 # number of demand (read+write) accesses (Count)
|
|
system.cpu.dcache.demandAccesses::total 4992572 # number of demand (read+write) accesses (Count)
|
|
system.cpu.dcache.overallAccesses::cpu.data 4992572 # number of overall (read+write) accesses (Count)
|
|
system.cpu.dcache.overallAccesses::total 4992572 # number of overall (read+write) accesses (Count)
|
|
system.cpu.dcache.demandMissRate::cpu.data 0.497903 # miss rate for demand accesses (Ratio)
|
|
system.cpu.dcache.demandMissRate::total 0.497903 # miss rate for demand accesses (Ratio)
|
|
system.cpu.dcache.overallMissRate::cpu.data 0.497903 # miss rate for overall accesses (Ratio)
|
|
system.cpu.dcache.overallMissRate::total 0.497903 # miss rate for overall accesses (Ratio)
|
|
system.cpu.dcache.demandAvgMissLatency::cpu.data 83187.442197 # average overall miss latency in ticks ((Tick/Count))
|
|
system.cpu.dcache.demandAvgMissLatency::total 83187.442197 # average overall miss latency in ticks ((Tick/Count))
|
|
system.cpu.dcache.overallAvgMissLatency::cpu.data 83187.442197 # average overall miss latency ((Tick/Count))
|
|
system.cpu.dcache.overallAvgMissLatency::total 83187.442197 # average overall miss latency ((Tick/Count))
|
|
system.cpu.dcache.blockedCycles::no_mshrs 643 # number of cycles access was blocked (Cycle)
|
|
system.cpu.dcache.blockedCycles::no_targets 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.dcache.blockedCauses::no_mshrs 13 # number of times access was blocked (Count)
|
|
system.cpu.dcache.blockedCauses::no_targets 0 # number of times access was blocked (Count)
|
|
system.cpu.dcache.avgBlocked::no_mshrs 49.461538 # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.dcache.avgBlocked::no_targets nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.dcache.writebacks::writebacks 2483046 # number of writebacks (Count)
|
|
system.cpu.dcache.writebacks::total 2483046 # number of writebacks (Count)
|
|
system.cpu.dcache.demandMshrHits::cpu.data 1042 # number of demand (read+write) MSHR hits (Count)
|
|
system.cpu.dcache.demandMshrHits::total 1042 # number of demand (read+write) MSHR hits (Count)
|
|
system.cpu.dcache.overallMshrHits::cpu.data 1042 # number of overall MSHR hits (Count)
|
|
system.cpu.dcache.overallMshrHits::total 1042 # number of overall MSHR hits (Count)
|
|
system.cpu.dcache.demandMshrMisses::cpu.data 2484775 # number of demand (read+write) MSHR misses (Count)
|
|
system.cpu.dcache.demandMshrMisses::total 2484775 # number of demand (read+write) MSHR misses (Count)
|
|
system.cpu.dcache.overallMshrMisses::cpu.data 2484775 # number of overall MSHR misses (Count)
|
|
system.cpu.dcache.overallMshrMisses::total 2484775 # number of overall MSHR misses (Count)
|
|
system.cpu.dcache.demandMshrMissLatency::cpu.data 204226598500 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.cpu.dcache.demandMshrMissLatency::total 204226598500 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.cpu.dcache.overallMshrMissLatency::cpu.data 204226598500 # number of overall MSHR miss ticks (Tick)
|
|
system.cpu.dcache.overallMshrMissLatency::total 204226598500 # number of overall MSHR miss ticks (Tick)
|
|
system.cpu.dcache.demandMshrMissRate::cpu.data 0.497694 # mshr miss ratio for demand accesses (Ratio)
|
|
system.cpu.dcache.demandMshrMissRate::total 0.497694 # mshr miss ratio for demand accesses (Ratio)
|
|
system.cpu.dcache.overallMshrMissRate::cpu.data 0.497694 # mshr miss ratio for overall accesses (Ratio)
|
|
system.cpu.dcache.overallMshrMissRate::total 0.497694 # mshr miss ratio for overall accesses (Ratio)
|
|
system.cpu.dcache.demandAvgMshrMissLatency::cpu.data 82191.183709 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.demandAvgMshrMissLatency::total 82191.183709 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.overallAvgMshrMissLatency::cpu.data 82191.183709 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.overallAvgMshrMissLatency::total 82191.183709 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.replacements 2483749 # number of replacements (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.hits::cpu.data 13 # number of LockedRMWReadReq hits (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.hits::total 13 # number of LockedRMWReadReq hits (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.misses::cpu.data 1 # number of LockedRMWReadReq misses (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.misses::total 1 # number of LockedRMWReadReq misses (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.missLatency::cpu.data 86500 # number of LockedRMWReadReq miss ticks (Tick)
|
|
system.cpu.dcache.LockedRMWReadReq.missLatency::total 86500 # number of LockedRMWReadReq miss ticks (Tick)
|
|
system.cpu.dcache.LockedRMWReadReq.accesses::cpu.data 14 # number of LockedRMWReadReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.accesses::total 14 # number of LockedRMWReadReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.missRate::cpu.data 0.071429 # miss rate for LockedRMWReadReq accesses (Ratio)
|
|
system.cpu.dcache.LockedRMWReadReq.missRate::total 0.071429 # miss rate for LockedRMWReadReq accesses (Ratio)
|
|
system.cpu.dcache.LockedRMWReadReq.avgMissLatency::cpu.data 86500 # average LockedRMWReadReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.LockedRMWReadReq.avgMissLatency::total 86500 # average LockedRMWReadReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMisses::cpu.data 1 # number of LockedRMWReadReq MSHR misses (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMisses::total 1 # number of LockedRMWReadReq MSHR misses (Count)
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMissLatency::cpu.data 224000 # number of LockedRMWReadReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMissLatency::total 224000 # number of LockedRMWReadReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMissRate::cpu.data 0.071429 # mshr miss rate for LockedRMWReadReq accesses (Ratio)
|
|
system.cpu.dcache.LockedRMWReadReq.mshrMissRate::total 0.071429 # mshr miss rate for LockedRMWReadReq accesses (Ratio)
|
|
system.cpu.dcache.LockedRMWReadReq.avgMshrMissLatency::cpu.data 224000 # average LockedRMWReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.LockedRMWReadReq.avgMshrMissLatency::total 224000 # average LockedRMWReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.LockedRMWWriteReq.hits::cpu.data 14 # number of LockedRMWWriteReq hits (Count)
|
|
system.cpu.dcache.LockedRMWWriteReq.hits::total 14 # number of LockedRMWWriteReq hits (Count)
|
|
system.cpu.dcache.LockedRMWWriteReq.accesses::cpu.data 14 # number of LockedRMWWriteReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.LockedRMWWriteReq.accesses::total 14 # number of LockedRMWWriteReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.ReadReq.hits::cpu.data 12670 # number of ReadReq hits (Count)
|
|
system.cpu.dcache.ReadReq.hits::total 12670 # number of ReadReq hits (Count)
|
|
system.cpu.dcache.ReadReq.misses::cpu.data 1772 # number of ReadReq misses (Count)
|
|
system.cpu.dcache.ReadReq.misses::total 1772 # number of ReadReq misses (Count)
|
|
system.cpu.dcache.ReadReq.missLatency::cpu.data 134143500 # number of ReadReq miss ticks (Tick)
|
|
system.cpu.dcache.ReadReq.missLatency::total 134143500 # number of ReadReq miss ticks (Tick)
|
|
system.cpu.dcache.ReadReq.accesses::cpu.data 14442 # number of ReadReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.ReadReq.accesses::total 14442 # number of ReadReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.ReadReq.missRate::cpu.data 0.122698 # miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.dcache.ReadReq.missRate::total 0.122698 # miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.dcache.ReadReq.avgMissLatency::cpu.data 75701.749436 # average ReadReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.ReadReq.avgMissLatency::total 75701.749436 # average ReadReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.ReadReq.mshrHits::cpu.data 1042 # number of ReadReq MSHR hits (Count)
|
|
system.cpu.dcache.ReadReq.mshrHits::total 1042 # number of ReadReq MSHR hits (Count)
|
|
system.cpu.dcache.ReadReq.mshrMisses::cpu.data 730 # number of ReadReq MSHR misses (Count)
|
|
system.cpu.dcache.ReadReq.mshrMisses::total 730 # number of ReadReq MSHR misses (Count)
|
|
system.cpu.dcache.ReadReq.mshrMissLatency::cpu.data 56028000 # number of ReadReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.ReadReq.mshrMissLatency::total 56028000 # number of ReadReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.ReadReq.mshrMissRate::cpu.data 0.050547 # mshr miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.dcache.ReadReq.mshrMissRate::total 0.050547 # mshr miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.dcache.ReadReq.avgMshrMissLatency::cpu.data 76750.684932 # average ReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.ReadReq.avgMshrMissLatency::total 76750.684932 # average ReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.WriteReq.hits::cpu.data 2494085 # number of WriteReq hits (Count)
|
|
system.cpu.dcache.WriteReq.hits::total 2494085 # number of WriteReq hits (Count)
|
|
system.cpu.dcache.WriteReq.misses::cpu.data 2484045 # number of WriteReq misses (Count)
|
|
system.cpu.dcache.WriteReq.misses::total 2484045 # number of WriteReq misses (Count)
|
|
system.cpu.dcache.WriteReq.missLatency::cpu.data 206654614500 # number of WriteReq miss ticks (Tick)
|
|
system.cpu.dcache.WriteReq.missLatency::total 206654614500 # number of WriteReq miss ticks (Tick)
|
|
system.cpu.dcache.WriteReq.accesses::cpu.data 4978130 # number of WriteReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.WriteReq.accesses::total 4978130 # number of WriteReq accesses(hits+misses) (Count)
|
|
system.cpu.dcache.WriteReq.missRate::cpu.data 0.498992 # miss rate for WriteReq accesses (Ratio)
|
|
system.cpu.dcache.WriteReq.missRate::total 0.498992 # miss rate for WriteReq accesses (Ratio)
|
|
system.cpu.dcache.WriteReq.avgMissLatency::cpu.data 83192.782136 # average WriteReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.WriteReq.avgMissLatency::total 83192.782136 # average WriteReq miss latency ((Tick/Count))
|
|
system.cpu.dcache.WriteReq.mshrMisses::cpu.data 2484045 # number of WriteReq MSHR misses (Count)
|
|
system.cpu.dcache.WriteReq.mshrMisses::total 2484045 # number of WriteReq MSHR misses (Count)
|
|
system.cpu.dcache.WriteReq.mshrMissLatency::cpu.data 204170570500 # number of WriteReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.WriteReq.mshrMissLatency::total 204170570500 # number of WriteReq MSHR miss ticks (Tick)
|
|
system.cpu.dcache.WriteReq.mshrMissRate::cpu.data 0.498992 # mshr miss rate for WriteReq accesses (Ratio)
|
|
system.cpu.dcache.WriteReq.mshrMissRate::total 0.498992 # mshr miss rate for WriteReq accesses (Ratio)
|
|
system.cpu.dcache.WriteReq.avgMshrMissLatency::cpu.data 82192.782538 # average WriteReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.WriteReq.avgMshrMissLatency::total 82192.782538 # average WriteReq mshr miss latency ((Tick/Count))
|
|
system.cpu.dcache.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.dcache.tags.tagsInUse 1023.680525 # Average ticks per tags in use ((Tick/Count))
|
|
system.cpu.dcache.tags.totalRefs 4991557 # Total number of references to valid blocks. (Count)
|
|
system.cpu.dcache.tags.sampledRefs 2484773 # Sample count of references to valid blocks. (Count)
|
|
system.cpu.dcache.tags.avgRefs 2.008858 # Average number of references to valid blocks. ((Count/Count))
|
|
system.cpu.dcache.tags.warmupTick 176500 # The tick when the warmup percentage was hit. (Tick)
|
|
system.cpu.dcache.tags.occupancies::cpu.data 1023.680525 # Average occupied blocks per tick, per requestor ((Count/Tick))
|
|
system.cpu.dcache.tags.avgOccs::cpu.data 0.999688 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.cpu.dcache.tags.avgOccs::total 0.999688 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.cpu.dcache.tags.occupanciesTaskId::1024 1024 # Occupied blocks per task id (Count)
|
|
system.cpu.dcache.tags.ageTaskId_1024::0 119 # Occupied blocks per task id, per block age (Count)
|
|
system.cpu.dcache.tags.ageTaskId_1024::1 904 # Occupied blocks per task id, per block age (Count)
|
|
system.cpu.dcache.tags.ageTaskId_1024::4 1 # Occupied blocks per task id, per block age (Count)
|
|
system.cpu.dcache.tags.ratioOccsTaskId::1024 1 # Ratio of occupied blocks and all blocks, per task id (Ratio)
|
|
system.cpu.dcache.tags.tagAccesses 12469973 # Number of tag accesses (Count)
|
|
system.cpu.dcache.tags.dataAccesses 12469973 # Number of data accesses (Count)
|
|
system.cpu.dcache.tags.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.decode.idleCycles 1107330 # Number of cycles decode is idle (Cycle)
|
|
system.cpu.decode.blockedCycles 413902180 # Number of cycles decode is blocked (Cycle)
|
|
system.cpu.decode.runCycles 1384976 # Number of cycles decode is running (Cycle)
|
|
system.cpu.decode.unblockCycles 2945085 # Number of cycles decode is unblocking (Cycle)
|
|
system.cpu.decode.squashCycles 17056 # Number of cycles decode is squashing (Cycle)
|
|
system.cpu.decode.branchResolved 2879602 # Number of times decode resolved a branch (Count)
|
|
system.cpu.decode.branchMispred 276 # Number of times decode detected a branch misprediction (Count)
|
|
system.cpu.decode.decodedInsts 31898702 # Number of instructions handled by decode (Count)
|
|
system.cpu.decode.squashedInsts 1255 # Number of squashed instructions handled by decode (Count)
|
|
system.cpu.dtb_walker_cache.blockedCycles::no_mshrs 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.dtb_walker_cache.blockedCycles::no_targets 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.dtb_walker_cache.blockedCauses::no_mshrs 0 # number of times access was blocked (Count)
|
|
system.cpu.dtb_walker_cache.blockedCauses::no_targets 0 # number of times access was blocked (Count)
|
|
system.cpu.dtb_walker_cache.avgBlocked::no_mshrs nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.dtb_walker_cache.avgBlocked::no_targets nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.dtb_walker_cache.replacements 0 # number of replacements (Count)
|
|
system.cpu.dtb_walker_cache.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.dtb_walker_cache.tags.tagsInUse 0 # Average ticks per tags in use ((Tick/Count))
|
|
system.cpu.dtb_walker_cache.tags.totalRefs 0 # Total number of references to valid blocks. (Count)
|
|
system.cpu.dtb_walker_cache.tags.sampledRefs 0 # Sample count of references to valid blocks. (Count)
|
|
system.cpu.dtb_walker_cache.tags.avgRefs nan # Average number of references to valid blocks. ((Count/Count))
|
|
system.cpu.dtb_walker_cache.tags.warmupTick 0 # The tick when the warmup percentage was hit. (Tick)
|
|
system.cpu.dtb_walker_cache.tags.tagAccesses 0 # Number of tag accesses (Count)
|
|
system.cpu.dtb_walker_cache.tags.dataAccesses 0 # Number of data accesses (Count)
|
|
system.cpu.dtb_walker_cache.tags.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.executeStats0.numInsts 31768740 # Number of executed instructions (Count)
|
|
system.cpu.executeStats0.numNop 0 # Number of nop insts executed (Count)
|
|
system.cpu.executeStats0.numBranches 2894864 # Number of branches executed (Count)
|
|
system.cpu.executeStats0.numLoadInsts 2881385 # Number of load instructions executed (Count)
|
|
system.cpu.executeStats0.numStoreInsts 5749395 # Number of stores executed (Count)
|
|
system.cpu.executeStats0.instRate 0.075749 # Inst execution rate ((Count/Cycle))
|
|
system.cpu.executeStats0.numCCRegReads 14462364 # Number of times the CC registers were read (Count)
|
|
system.cpu.executeStats0.numCCRegWrites 17313903 # Number of times the CC registers were written (Count)
|
|
system.cpu.executeStats0.numFpRegReads 2130 # Number of times the floating registers were read (Count)
|
|
system.cpu.executeStats0.numFpRegWrites 1084 # Number of times the floating registers were written (Count)
|
|
system.cpu.executeStats0.numIntRegReads 51933153 # Number of times the integer registers were read (Count)
|
|
system.cpu.executeStats0.numIntRegWrites 20237497 # Number of times the integer registers were written (Count)
|
|
system.cpu.executeStats0.numMemRefs 8630780 # Number of memory refs (Count)
|
|
system.cpu.executeStats0.numMiscRegReads 14420565 # Number of times the Misc registers were read (Count)
|
|
system.cpu.executeStats0.numVecAluAccesses 0 # Number of vector alu accesses (Count)
|
|
system.cpu.executeStats0.numDiscardedOps 0 # Number of ops (including micro ops) which were discarded before commit (Count)
|
|
system.cpu.fetch.predictedBranches 2950098 # Number of branches that fetch has predicted taken (Count)
|
|
system.cpu.fetch.cycles 419295081 # Number of cycles fetch has run and was not squashing or blocked (Cycle)
|
|
system.cpu.fetch.squashCycles 34654 # Number of cycles fetch has spent squashing (Cycle)
|
|
system.cpu.fetch.miscStallCycles 28 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs (Cycle)
|
|
system.cpu.fetch.pendingTrapStallCycles 152 # Number of stall cycles due to pending traps (Cycle)
|
|
system.cpu.fetch.icacheWaitRetryStallCycles 23 # Number of stall cycles due to full MSHR (Cycle)
|
|
system.cpu.fetch.cacheLines 20275 # Number of cache lines fetched (Count)
|
|
system.cpu.fetch.icacheSquashes 455 # Number of outstanding Icache misses that were squashed (Count)
|
|
system.cpu.fetch.nisnDist::samples 419356627 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::mean 0.077647 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::stdev 0.700972 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::0 412906305 98.46% 98.46% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::1 539854 0.13% 98.59% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::2 549101 0.13% 98.72% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::3 1825019 0.44% 99.16% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::4 292658 0.07% 99.23% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::5 278175 0.07% 99.29% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::6 273623 0.07% 99.36% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::7 289709 0.07% 99.43% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::8 2402183 0.57% 100.00% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::min_value 0 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::max_value 8 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetch.nisnDist::total 419356627 # Number of instructions fetched each cycle (Total) (Count)
|
|
system.cpu.fetchStats0.numInsts 23643162 # Number of instructions fetched (thread level) (Count)
|
|
system.cpu.fetchStats0.numOps 0 # Number of ops (including micro ops) fetched (thread level) (Count)
|
|
system.cpu.fetchStats0.fetchRate 0.056374 # Number of inst fetches per cycle ((Count/Cycle))
|
|
system.cpu.fetchStats0.numBranches 2972109 # Number of branches fetched (Count)
|
|
system.cpu.fetchStats0.branchRate 0.007087 # Number of branch fetches per cycle (Ratio)
|
|
system.cpu.fetchStats0.icacheStallCycles 44016 # ICache total stall cycles (Cycle)
|
|
system.cpu.fetchStats0.numFetchSuspends 0 # Number of times Execute suspended instruction fetching (Count)
|
|
system.cpu.icache.demandHits::cpu.inst 19511 # number of demand (read+write) hits (Count)
|
|
system.cpu.icache.demandHits::total 19511 # number of demand (read+write) hits (Count)
|
|
system.cpu.icache.overallHits::cpu.inst 19511 # number of overall hits (Count)
|
|
system.cpu.icache.overallHits::total 19511 # number of overall hits (Count)
|
|
system.cpu.icache.demandMisses::cpu.inst 764 # number of demand (read+write) misses (Count)
|
|
system.cpu.icache.demandMisses::total 764 # number of demand (read+write) misses (Count)
|
|
system.cpu.icache.overallMisses::cpu.inst 764 # number of overall misses (Count)
|
|
system.cpu.icache.overallMisses::total 764 # number of overall misses (Count)
|
|
system.cpu.icache.demandMissLatency::cpu.inst 56151499 # number of demand (read+write) miss ticks (Tick)
|
|
system.cpu.icache.demandMissLatency::total 56151499 # number of demand (read+write) miss ticks (Tick)
|
|
system.cpu.icache.overallMissLatency::cpu.inst 56151499 # number of overall miss ticks (Tick)
|
|
system.cpu.icache.overallMissLatency::total 56151499 # number of overall miss ticks (Tick)
|
|
system.cpu.icache.demandAccesses::cpu.inst 20275 # number of demand (read+write) accesses (Count)
|
|
system.cpu.icache.demandAccesses::total 20275 # number of demand (read+write) accesses (Count)
|
|
system.cpu.icache.overallAccesses::cpu.inst 20275 # number of overall (read+write) accesses (Count)
|
|
system.cpu.icache.overallAccesses::total 20275 # number of overall (read+write) accesses (Count)
|
|
system.cpu.icache.demandMissRate::cpu.inst 0.037682 # miss rate for demand accesses (Ratio)
|
|
system.cpu.icache.demandMissRate::total 0.037682 # miss rate for demand accesses (Ratio)
|
|
system.cpu.icache.overallMissRate::cpu.inst 0.037682 # miss rate for overall accesses (Ratio)
|
|
system.cpu.icache.overallMissRate::total 0.037682 # miss rate for overall accesses (Ratio)
|
|
system.cpu.icache.demandAvgMissLatency::cpu.inst 73496.726440 # average overall miss latency in ticks ((Tick/Count))
|
|
system.cpu.icache.demandAvgMissLatency::total 73496.726440 # average overall miss latency in ticks ((Tick/Count))
|
|
system.cpu.icache.overallAvgMissLatency::cpu.inst 73496.726440 # average overall miss latency ((Tick/Count))
|
|
system.cpu.icache.overallAvgMissLatency::total 73496.726440 # average overall miss latency ((Tick/Count))
|
|
system.cpu.icache.blockedCycles::no_mshrs 351 # number of cycles access was blocked (Cycle)
|
|
system.cpu.icache.blockedCycles::no_targets 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.icache.blockedCauses::no_mshrs 6 # number of times access was blocked (Count)
|
|
system.cpu.icache.blockedCauses::no_targets 0 # number of times access was blocked (Count)
|
|
system.cpu.icache.avgBlocked::no_mshrs 58.500000 # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.icache.avgBlocked::no_targets nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.icache.writebacks::writebacks 172 # number of writebacks (Count)
|
|
system.cpu.icache.writebacks::total 172 # number of writebacks (Count)
|
|
system.cpu.icache.demandMshrHits::cpu.inst 182 # number of demand (read+write) MSHR hits (Count)
|
|
system.cpu.icache.demandMshrHits::total 182 # number of demand (read+write) MSHR hits (Count)
|
|
system.cpu.icache.overallMshrHits::cpu.inst 182 # number of overall MSHR hits (Count)
|
|
system.cpu.icache.overallMshrHits::total 182 # number of overall MSHR hits (Count)
|
|
system.cpu.icache.demandMshrMisses::cpu.inst 582 # number of demand (read+write) MSHR misses (Count)
|
|
system.cpu.icache.demandMshrMisses::total 582 # number of demand (read+write) MSHR misses (Count)
|
|
system.cpu.icache.overallMshrMisses::cpu.inst 582 # number of overall MSHR misses (Count)
|
|
system.cpu.icache.overallMshrMisses::total 582 # number of overall MSHR misses (Count)
|
|
system.cpu.icache.demandMshrMissLatency::cpu.inst 45454999 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.cpu.icache.demandMshrMissLatency::total 45454999 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.cpu.icache.overallMshrMissLatency::cpu.inst 45454999 # number of overall MSHR miss ticks (Tick)
|
|
system.cpu.icache.overallMshrMissLatency::total 45454999 # number of overall MSHR miss ticks (Tick)
|
|
system.cpu.icache.demandMshrMissRate::cpu.inst 0.028705 # mshr miss ratio for demand accesses (Ratio)
|
|
system.cpu.icache.demandMshrMissRate::total 0.028705 # mshr miss ratio for demand accesses (Ratio)
|
|
system.cpu.icache.overallMshrMissRate::cpu.inst 0.028705 # mshr miss ratio for overall accesses (Ratio)
|
|
system.cpu.icache.overallMshrMissRate::total 0.028705 # mshr miss ratio for overall accesses (Ratio)
|
|
system.cpu.icache.demandAvgMshrMissLatency::cpu.inst 78101.372852 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.demandAvgMshrMissLatency::total 78101.372852 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.overallAvgMshrMissLatency::cpu.inst 78101.372852 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.overallAvgMshrMissLatency::total 78101.372852 # average overall mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.replacements 172 # number of replacements (Count)
|
|
system.cpu.icache.ReadReq.hits::cpu.inst 19511 # number of ReadReq hits (Count)
|
|
system.cpu.icache.ReadReq.hits::total 19511 # number of ReadReq hits (Count)
|
|
system.cpu.icache.ReadReq.misses::cpu.inst 764 # number of ReadReq misses (Count)
|
|
system.cpu.icache.ReadReq.misses::total 764 # number of ReadReq misses (Count)
|
|
system.cpu.icache.ReadReq.missLatency::cpu.inst 56151499 # number of ReadReq miss ticks (Tick)
|
|
system.cpu.icache.ReadReq.missLatency::total 56151499 # number of ReadReq miss ticks (Tick)
|
|
system.cpu.icache.ReadReq.accesses::cpu.inst 20275 # number of ReadReq accesses(hits+misses) (Count)
|
|
system.cpu.icache.ReadReq.accesses::total 20275 # number of ReadReq accesses(hits+misses) (Count)
|
|
system.cpu.icache.ReadReq.missRate::cpu.inst 0.037682 # miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.icache.ReadReq.missRate::total 0.037682 # miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.icache.ReadReq.avgMissLatency::cpu.inst 73496.726440 # average ReadReq miss latency ((Tick/Count))
|
|
system.cpu.icache.ReadReq.avgMissLatency::total 73496.726440 # average ReadReq miss latency ((Tick/Count))
|
|
system.cpu.icache.ReadReq.mshrHits::cpu.inst 182 # number of ReadReq MSHR hits (Count)
|
|
system.cpu.icache.ReadReq.mshrHits::total 182 # number of ReadReq MSHR hits (Count)
|
|
system.cpu.icache.ReadReq.mshrMisses::cpu.inst 582 # number of ReadReq MSHR misses (Count)
|
|
system.cpu.icache.ReadReq.mshrMisses::total 582 # number of ReadReq MSHR misses (Count)
|
|
system.cpu.icache.ReadReq.mshrMissLatency::cpu.inst 45454999 # number of ReadReq MSHR miss ticks (Tick)
|
|
system.cpu.icache.ReadReq.mshrMissLatency::total 45454999 # number of ReadReq MSHR miss ticks (Tick)
|
|
system.cpu.icache.ReadReq.mshrMissRate::cpu.inst 0.028705 # mshr miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.icache.ReadReq.mshrMissRate::total 0.028705 # mshr miss rate for ReadReq accesses (Ratio)
|
|
system.cpu.icache.ReadReq.avgMshrMissLatency::cpu.inst 78101.372852 # average ReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.ReadReq.avgMshrMissLatency::total 78101.372852 # average ReadReq mshr miss latency ((Tick/Count))
|
|
system.cpu.icache.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.icache.tags.tagsInUse 407.961611 # Average ticks per tags in use ((Tick/Count))
|
|
system.cpu.icache.tags.totalRefs 20093 # Total number of references to valid blocks. (Count)
|
|
system.cpu.icache.tags.sampledRefs 582 # Sample count of references to valid blocks. (Count)
|
|
system.cpu.icache.tags.avgRefs 34.524055 # Average number of references to valid blocks. ((Count/Count))
|
|
system.cpu.icache.tags.warmupTick 87500 # The tick when the warmup percentage was hit. (Tick)
|
|
system.cpu.icache.tags.occupancies::cpu.inst 407.961611 # Average occupied blocks per tick, per requestor ((Count/Tick))
|
|
system.cpu.icache.tags.avgOccs::cpu.inst 0.796800 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.cpu.icache.tags.avgOccs::total 0.796800 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.cpu.icache.tags.occupanciesTaskId::1024 408 # Occupied blocks per task id (Count)
|
|
system.cpu.icache.tags.ageTaskId_1024::4 408 # Occupied blocks per task id, per block age (Count)
|
|
system.cpu.icache.tags.ratioOccsTaskId::1024 0.796875 # Ratio of occupied blocks and all blocks, per task id (Ratio)
|
|
system.cpu.icache.tags.tagAccesses 41132 # Number of tag accesses (Count)
|
|
system.cpu.icache.tags.dataAccesses 41132 # Number of data accesses (Count)
|
|
system.cpu.icache.tags.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.iew.idleCycles 0 # Number of cycles IEW is idle (Cycle)
|
|
system.cpu.iew.squashCycles 17056 # Number of cycles IEW is squashing (Cycle)
|
|
system.cpu.iew.blockCycles 516291 # Number of cycles IEW is blocking (Cycle)
|
|
system.cpu.iew.unblockCycles 171259583 # Number of cycles IEW is unblocking (Cycle)
|
|
system.cpu.iew.dispatchedInsts 31780277 # Number of instructions dispatched to IQ (Count)
|
|
system.cpu.iew.dispSquashedInsts 66 # Number of squashed instructions skipped by dispatch (Count)
|
|
system.cpu.iew.dispLoadInsts 2882563 # Number of dispatched load instructions (Count)
|
|
system.cpu.iew.dispStoreInsts 5750302 # Number of dispatched store instructions (Count)
|
|
system.cpu.iew.dispNonSpecInsts 42 # Number of dispatched non-speculative instructions (Count)
|
|
system.cpu.iew.iqFullEvents 113 # Number of times the IQ has become full, causing a stall (Count)
|
|
system.cpu.iew.lsqFullEvents 171259439 # Number of times the LSQ has become full, causing a stall (Count)
|
|
system.cpu.iew.memOrderViolationEvents 109 # Number of memory order violations (Count)
|
|
system.cpu.iew.predictedTakenIncorrect 78 # Number of branches that were predicted taken incorrectly (Count)
|
|
system.cpu.iew.predictedNotTakenIncorrect 543 # Number of branches that were predicted not taken incorrectly (Count)
|
|
system.cpu.iew.branchMispredicts 621 # Number of branch mispredicts detected at execute (Count)
|
|
system.cpu.iew.instsToCommit 31768370 # Cumulative count of insts sent to commit (Count)
|
|
system.cpu.iew.writebackCount 31374829 # Cumulative count of insts written-back (Count)
|
|
system.cpu.iew.producerInst 15190803 # Number of instructions producing a value (Count)
|
|
system.cpu.iew.consumerInst 22909354 # Number of instructions consuming a value (Count)
|
|
system.cpu.iew.wbRate 0.074810 # Insts written-back per cycle ((Count/Cycle))
|
|
system.cpu.iew.wbFanout 0.663083 # Average fanout of values written-back ((Count/Count))
|
|
system.cpu.interrupts.clk_domain.clock 8000 # Clock period in ticks (Tick)
|
|
system.cpu.itb_walker_cache.blockedCycles::no_mshrs 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.itb_walker_cache.blockedCycles::no_targets 0 # number of cycles access was blocked (Cycle)
|
|
system.cpu.itb_walker_cache.blockedCauses::no_mshrs 0 # number of times access was blocked (Count)
|
|
system.cpu.itb_walker_cache.blockedCauses::no_targets 0 # number of times access was blocked (Count)
|
|
system.cpu.itb_walker_cache.avgBlocked::no_mshrs nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.itb_walker_cache.avgBlocked::no_targets nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.cpu.itb_walker_cache.replacements 0 # number of replacements (Count)
|
|
system.cpu.itb_walker_cache.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.itb_walker_cache.tags.tagsInUse 0 # Average ticks per tags in use ((Tick/Count))
|
|
system.cpu.itb_walker_cache.tags.totalRefs 0 # Total number of references to valid blocks. (Count)
|
|
system.cpu.itb_walker_cache.tags.sampledRefs 0 # Sample count of references to valid blocks. (Count)
|
|
system.cpu.itb_walker_cache.tags.avgRefs nan # Average number of references to valid blocks. ((Count/Count))
|
|
system.cpu.itb_walker_cache.tags.warmupTick 0 # The tick when the warmup percentage was hit. (Tick)
|
|
system.cpu.itb_walker_cache.tags.tagAccesses 0 # Number of tag accesses (Count)
|
|
system.cpu.itb_walker_cache.tags.dataAccesses 0 # Number of data accesses (Count)
|
|
system.cpu.itb_walker_cache.tags.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.lsq0.forwLoads 2866752 # Number of loads that had data forwarded from stores (Count)
|
|
system.cpu.lsq0.squashedLoads 379769 # Number of loads squashed (Count)
|
|
system.cpu.lsq0.ignoredResponses 2 # Number of memory responses ignored because the instruction is squashed (Count)
|
|
system.cpu.lsq0.memOrderViolation 109 # Number of memory ordering violations (Count)
|
|
system.cpu.lsq0.squashedStores 772031 # Number of stores squashed (Count)
|
|
system.cpu.lsq0.rescheduledLoads 3 # Number of loads that were rescheduled (Count)
|
|
system.cpu.lsq0.blockedByCache 11 # Number of times an access to memory failed due to the cache being blocked (Count)
|
|
system.cpu.lsq0.loadToUse::samples 2502793 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::mean 2.104382 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::stdev 4.117417 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::0-9 2501169 99.94% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::20-29 5 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::30-39 1 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::100-109 7 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::110-119 27 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::120-129 13 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::130-139 17 0.00% 99.94% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::140-149 1354 0.05% 99.99% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::150-159 28 0.00% 99.99% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::160-169 10 0.00% 99.99% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::170-179 84 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::180-189 2 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::190-199 2 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::200-209 39 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::210-219 7 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::240-249 3 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::290-299 2 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::overflows 23 0.00% 100.00% # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::min_value 2 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::max_value 714 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.lsq0.loadToUse::total 2502793 # Distribution of cycle latency between the first time a load is issued and its completion (Unspecified)
|
|
system.cpu.mmu.dtb.rdAccesses 2881307 # TLB accesses on read requests (Count)
|
|
system.cpu.mmu.dtb.wrAccesses 5749395 # TLB accesses on write requests (Count)
|
|
system.cpu.mmu.dtb.rdMisses 117 # TLB misses on read requests (Count)
|
|
system.cpu.mmu.dtb.wrMisses 432055 # TLB misses on write requests (Count)
|
|
system.cpu.mmu.dtb.walker.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.mmu.itb.rdAccesses 0 # TLB accesses on read requests (Count)
|
|
system.cpu.mmu.itb.wrAccesses 20302 # TLB accesses on write requests (Count)
|
|
system.cpu.mmu.itb.rdMisses 0 # TLB misses on read requests (Count)
|
|
system.cpu.mmu.itb.wrMisses 70 # TLB misses on write requests (Count)
|
|
system.cpu.mmu.itb.walker.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.power_state.pwrStateResidencyTicks::ON 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.cpu.rename.squashCycles 17056 # Number of cycles rename is squashing (Cycle)
|
|
system.cpu.rename.idleCycles 1942655 # Number of cycles rename is idle (Cycle)
|
|
system.cpu.rename.blockCycles 284931199 # Number of cycles rename is blocking (Cycle)
|
|
system.cpu.rename.serializeStallCycles 1658 # count of cycles rename stalled for serializing inst (Cycle)
|
|
system.cpu.rename.runCycles 3403939 # Number of cycles rename is running (Cycle)
|
|
system.cpu.rename.unblockCycles 129060120 # Number of cycles rename is unblocking (Cycle)
|
|
system.cpu.rename.renamedInsts 31783790 # Number of instructions processed by rename (Count)
|
|
system.cpu.rename.ROBFullEvents 473329 # Number of times rename has blocked due to ROB full (Count)
|
|
system.cpu.rename.IQFullEvents 899 # Number of times rename has blocked due to IQ full (Count)
|
|
system.cpu.rename.SQFullEvents 127904859 # Number of times rename has blocked due to SQ full (Count)
|
|
system.cpu.rename.fullRegistersEvents 10 # Number of times there has been no free registers (Count)
|
|
system.cpu.rename.renamedOperands 66440834 # Number of destination operands rename has renamed (Count)
|
|
system.cpu.rename.lookups 129927096 # Number of register rename lookups that rename has made (Count)
|
|
system.cpu.rename.intLookups 51959510 # Number of integer rename lookups (Count)
|
|
system.cpu.rename.fpLookups 2314 # Number of floating rename lookups (Count)
|
|
system.cpu.rename.committedMaps 57521754 # Number of HB maps that are committed (Count)
|
|
system.cpu.rename.undoneMaps 8919065 # Number of HB maps that are undone due to squashing (Count)
|
|
system.cpu.rename.serializing 45 # count of serializing insts renamed (Count)
|
|
system.cpu.rename.tempSerializing 45 # count of temporary serializing insts renamed (Count)
|
|
system.cpu.rename.skidInsts 15873392 # count of insts added to the skid buffer (Count)
|
|
system.cpu.rob.reads 450373399 # The number of ROB reads (Count)
|
|
system.cpu.rob.writes 64088584 # The number of ROB writes (Count)
|
|
system.cpu.thread_0.numInsts 20000000 # Number of Instructions committed (Count)
|
|
system.cpu.thread_0.numOps 27556226 # Number of Ops committed (Count)
|
|
system.cpu.thread_0.numMemRefs 0 # Number of Memory References (Count)
|
|
system.cpu.workload.numSyscalls 14 # Number of system calls (Count)
|
|
system.cpu_clk_domain.clock 500 # Clock period in ticks (Tick)
|
|
system.cpu_voltage_domain.voltage 1 # Voltage in Volts (Volt)
|
|
system.l2.demandHits::cpu.inst 11 # number of demand (read+write) hits (Count)
|
|
system.l2.demandHits::cpu.data 4 # number of demand (read+write) hits (Count)
|
|
system.l2.demandHits::total 15 # number of demand (read+write) hits (Count)
|
|
system.l2.overallHits::cpu.inst 11 # number of overall hits (Count)
|
|
system.l2.overallHits::cpu.data 4 # number of overall hits (Count)
|
|
system.l2.overallHits::total 15 # number of overall hits (Count)
|
|
system.l2.demandMisses::cpu.inst 568 # number of demand (read+write) misses (Count)
|
|
system.l2.demandMisses::cpu.data 2484770 # number of demand (read+write) misses (Count)
|
|
system.l2.demandMisses::total 2485338 # number of demand (read+write) misses (Count)
|
|
system.l2.overallMisses::cpu.inst 568 # number of overall misses (Count)
|
|
system.l2.overallMisses::cpu.data 2484770 # number of overall misses (Count)
|
|
system.l2.overallMisses::total 2485338 # number of overall misses (Count)
|
|
system.l2.demandMissLatency::cpu.inst 44456500 # number of demand (read+write) miss ticks (Tick)
|
|
system.l2.demandMissLatency::cpu.data 200499443000 # number of demand (read+write) miss ticks (Tick)
|
|
system.l2.demandMissLatency::total 200543899500 # number of demand (read+write) miss ticks (Tick)
|
|
system.l2.overallMissLatency::cpu.inst 44456500 # number of overall miss ticks (Tick)
|
|
system.l2.overallMissLatency::cpu.data 200499443000 # number of overall miss ticks (Tick)
|
|
system.l2.overallMissLatency::total 200543899500 # number of overall miss ticks (Tick)
|
|
system.l2.demandAccesses::cpu.inst 579 # number of demand (read+write) accesses (Count)
|
|
system.l2.demandAccesses::cpu.data 2484774 # number of demand (read+write) accesses (Count)
|
|
system.l2.demandAccesses::total 2485353 # number of demand (read+write) accesses (Count)
|
|
system.l2.overallAccesses::cpu.inst 579 # number of overall (read+write) accesses (Count)
|
|
system.l2.overallAccesses::cpu.data 2484774 # number of overall (read+write) accesses (Count)
|
|
system.l2.overallAccesses::total 2485353 # number of overall (read+write) accesses (Count)
|
|
system.l2.demandMissRate::cpu.inst 0.981002 # miss rate for demand accesses (Ratio)
|
|
system.l2.demandMissRate::cpu.data 0.999998 # miss rate for demand accesses (Ratio)
|
|
system.l2.demandMissRate::total 0.999994 # miss rate for demand accesses (Ratio)
|
|
system.l2.overallMissRate::cpu.inst 0.981002 # miss rate for overall accesses (Ratio)
|
|
system.l2.overallMissRate::cpu.data 0.999998 # miss rate for overall accesses (Ratio)
|
|
system.l2.overallMissRate::total 0.999994 # miss rate for overall accesses (Ratio)
|
|
system.l2.demandAvgMissLatency::cpu.inst 78268.485915 # average overall miss latency in ticks ((Tick/Count))
|
|
system.l2.demandAvgMissLatency::cpu.data 80691.348897 # average overall miss latency in ticks ((Tick/Count))
|
|
system.l2.demandAvgMissLatency::total 80690.795176 # average overall miss latency in ticks ((Tick/Count))
|
|
system.l2.overallAvgMissLatency::cpu.inst 78268.485915 # average overall miss latency ((Tick/Count))
|
|
system.l2.overallAvgMissLatency::cpu.data 80691.348897 # average overall miss latency ((Tick/Count))
|
|
system.l2.overallAvgMissLatency::total 80690.795176 # average overall miss latency ((Tick/Count))
|
|
system.l2.blockedCycles::no_mshrs 0 # number of cycles access was blocked (Cycle)
|
|
system.l2.blockedCycles::no_targets 0 # number of cycles access was blocked (Cycle)
|
|
system.l2.blockedCauses::no_mshrs 0 # number of times access was blocked (Count)
|
|
system.l2.blockedCauses::no_targets 0 # number of times access was blocked (Count)
|
|
system.l2.avgBlocked::no_mshrs nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.l2.avgBlocked::no_targets nan # average number of cycles each access was blocked ((Cycle/Count))
|
|
system.l2.writebacks::writebacks 2451297 # number of writebacks (Count)
|
|
system.l2.writebacks::total 2451297 # number of writebacks (Count)
|
|
system.l2.demandMshrMisses::cpu.inst 568 # number of demand (read+write) MSHR misses (Count)
|
|
system.l2.demandMshrMisses::cpu.data 2484770 # number of demand (read+write) MSHR misses (Count)
|
|
system.l2.demandMshrMisses::total 2485338 # number of demand (read+write) MSHR misses (Count)
|
|
system.l2.overallMshrMisses::cpu.inst 568 # number of overall MSHR misses (Count)
|
|
system.l2.overallMshrMisses::cpu.data 2484770 # number of overall MSHR misses (Count)
|
|
system.l2.overallMshrMisses::total 2485338 # number of overall MSHR misses (Count)
|
|
system.l2.demandMshrMissLatency::cpu.inst 38776500 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.l2.demandMshrMissLatency::cpu.data 175651753000 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.l2.demandMshrMissLatency::total 175690529500 # number of demand (read+write) MSHR miss ticks (Tick)
|
|
system.l2.overallMshrMissLatency::cpu.inst 38776500 # number of overall MSHR miss ticks (Tick)
|
|
system.l2.overallMshrMissLatency::cpu.data 175651753000 # number of overall MSHR miss ticks (Tick)
|
|
system.l2.overallMshrMissLatency::total 175690529500 # number of overall MSHR miss ticks (Tick)
|
|
system.l2.demandMshrMissRate::cpu.inst 0.981002 # mshr miss ratio for demand accesses (Ratio)
|
|
system.l2.demandMshrMissRate::cpu.data 0.999998 # mshr miss ratio for demand accesses (Ratio)
|
|
system.l2.demandMshrMissRate::total 0.999994 # mshr miss ratio for demand accesses (Ratio)
|
|
system.l2.overallMshrMissRate::cpu.inst 0.981002 # mshr miss ratio for overall accesses (Ratio)
|
|
system.l2.overallMshrMissRate::cpu.data 0.999998 # mshr miss ratio for overall accesses (Ratio)
|
|
system.l2.overallMshrMissRate::total 0.999994 # mshr miss ratio for overall accesses (Ratio)
|
|
system.l2.demandAvgMshrMissLatency::cpu.inst 68268.485915 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.demandAvgMshrMissLatency::cpu.data 70691.352922 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.demandAvgMshrMissLatency::total 70690.799199 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.overallAvgMshrMissLatency::cpu.inst 68268.485915 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.overallAvgMshrMissLatency::cpu.data 70691.352922 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.overallAvgMshrMissLatency::total 70690.799199 # average overall mshr miss latency ((Tick/Count))
|
|
system.l2.replacements 2452571 # number of replacements (Count)
|
|
system.l2.ReadCleanReq.hits::cpu.inst 11 # number of ReadCleanReq hits (Count)
|
|
system.l2.ReadCleanReq.hits::total 11 # number of ReadCleanReq hits (Count)
|
|
system.l2.ReadCleanReq.misses::cpu.inst 568 # number of ReadCleanReq misses (Count)
|
|
system.l2.ReadCleanReq.misses::total 568 # number of ReadCleanReq misses (Count)
|
|
system.l2.ReadCleanReq.missLatency::cpu.inst 44456500 # number of ReadCleanReq miss ticks (Tick)
|
|
system.l2.ReadCleanReq.missLatency::total 44456500 # number of ReadCleanReq miss ticks (Tick)
|
|
system.l2.ReadCleanReq.accesses::cpu.inst 579 # number of ReadCleanReq accesses(hits+misses) (Count)
|
|
system.l2.ReadCleanReq.accesses::total 579 # number of ReadCleanReq accesses(hits+misses) (Count)
|
|
system.l2.ReadCleanReq.missRate::cpu.inst 0.981002 # miss rate for ReadCleanReq accesses (Ratio)
|
|
system.l2.ReadCleanReq.missRate::total 0.981002 # miss rate for ReadCleanReq accesses (Ratio)
|
|
system.l2.ReadCleanReq.avgMissLatency::cpu.inst 78268.485915 # average ReadCleanReq miss latency ((Tick/Count))
|
|
system.l2.ReadCleanReq.avgMissLatency::total 78268.485915 # average ReadCleanReq miss latency ((Tick/Count))
|
|
system.l2.ReadCleanReq.mshrMisses::cpu.inst 568 # number of ReadCleanReq MSHR misses (Count)
|
|
system.l2.ReadCleanReq.mshrMisses::total 568 # number of ReadCleanReq MSHR misses (Count)
|
|
system.l2.ReadCleanReq.mshrMissLatency::cpu.inst 38776500 # number of ReadCleanReq MSHR miss ticks (Tick)
|
|
system.l2.ReadCleanReq.mshrMissLatency::total 38776500 # number of ReadCleanReq MSHR miss ticks (Tick)
|
|
system.l2.ReadCleanReq.mshrMissRate::cpu.inst 0.981002 # mshr miss rate for ReadCleanReq accesses (Ratio)
|
|
system.l2.ReadCleanReq.mshrMissRate::total 0.981002 # mshr miss rate for ReadCleanReq accesses (Ratio)
|
|
system.l2.ReadCleanReq.avgMshrMissLatency::cpu.inst 68268.485915 # average ReadCleanReq mshr miss latency ((Tick/Count))
|
|
system.l2.ReadCleanReq.avgMshrMissLatency::total 68268.485915 # average ReadCleanReq mshr miss latency ((Tick/Count))
|
|
system.l2.ReadExReq.hits::cpu.data 2 # number of ReadExReq hits (Count)
|
|
system.l2.ReadExReq.hits::total 2 # number of ReadExReq hits (Count)
|
|
system.l2.ReadExReq.misses::cpu.data 2484042 # number of ReadExReq misses (Count)
|
|
system.l2.ReadExReq.misses::total 2484042 # number of ReadExReq misses (Count)
|
|
system.l2.ReadExReq.missLatency::cpu.data 200444543500 # number of ReadExReq miss ticks (Tick)
|
|
system.l2.ReadExReq.missLatency::total 200444543500 # number of ReadExReq miss ticks (Tick)
|
|
system.l2.ReadExReq.accesses::cpu.data 2484044 # number of ReadExReq accesses(hits+misses) (Count)
|
|
system.l2.ReadExReq.accesses::total 2484044 # number of ReadExReq accesses(hits+misses) (Count)
|
|
system.l2.ReadExReq.missRate::cpu.data 0.999999 # miss rate for ReadExReq accesses (Ratio)
|
|
system.l2.ReadExReq.missRate::total 0.999999 # miss rate for ReadExReq accesses (Ratio)
|
|
system.l2.ReadExReq.avgMissLatency::cpu.data 80692.896296 # average ReadExReq miss latency ((Tick/Count))
|
|
system.l2.ReadExReq.avgMissLatency::total 80692.896296 # average ReadExReq miss latency ((Tick/Count))
|
|
system.l2.ReadExReq.mshrMisses::cpu.data 2484042 # number of ReadExReq MSHR misses (Count)
|
|
system.l2.ReadExReq.mshrMisses::total 2484042 # number of ReadExReq MSHR misses (Count)
|
|
system.l2.ReadExReq.mshrMissLatency::cpu.data 175604133500 # number of ReadExReq MSHR miss ticks (Tick)
|
|
system.l2.ReadExReq.mshrMissLatency::total 175604133500 # number of ReadExReq MSHR miss ticks (Tick)
|
|
system.l2.ReadExReq.mshrMissRate::cpu.data 0.999999 # mshr miss rate for ReadExReq accesses (Ratio)
|
|
system.l2.ReadExReq.mshrMissRate::total 0.999999 # mshr miss rate for ReadExReq accesses (Ratio)
|
|
system.l2.ReadExReq.avgMshrMissLatency::cpu.data 70692.900321 # average ReadExReq mshr miss latency ((Tick/Count))
|
|
system.l2.ReadExReq.avgMshrMissLatency::total 70692.900321 # average ReadExReq mshr miss latency ((Tick/Count))
|
|
system.l2.ReadSharedReq.hits::cpu.data 2 # number of ReadSharedReq hits (Count)
|
|
system.l2.ReadSharedReq.hits::total 2 # number of ReadSharedReq hits (Count)
|
|
system.l2.ReadSharedReq.misses::cpu.data 728 # number of ReadSharedReq misses (Count)
|
|
system.l2.ReadSharedReq.misses::total 728 # number of ReadSharedReq misses (Count)
|
|
system.l2.ReadSharedReq.missLatency::cpu.data 54899500 # number of ReadSharedReq miss ticks (Tick)
|
|
system.l2.ReadSharedReq.missLatency::total 54899500 # number of ReadSharedReq miss ticks (Tick)
|
|
system.l2.ReadSharedReq.accesses::cpu.data 730 # number of ReadSharedReq accesses(hits+misses) (Count)
|
|
system.l2.ReadSharedReq.accesses::total 730 # number of ReadSharedReq accesses(hits+misses) (Count)
|
|
system.l2.ReadSharedReq.missRate::cpu.data 0.997260 # miss rate for ReadSharedReq accesses (Ratio)
|
|
system.l2.ReadSharedReq.missRate::total 0.997260 # miss rate for ReadSharedReq accesses (Ratio)
|
|
system.l2.ReadSharedReq.avgMissLatency::cpu.data 75411.401099 # average ReadSharedReq miss latency ((Tick/Count))
|
|
system.l2.ReadSharedReq.avgMissLatency::total 75411.401099 # average ReadSharedReq miss latency ((Tick/Count))
|
|
system.l2.ReadSharedReq.mshrMisses::cpu.data 728 # number of ReadSharedReq MSHR misses (Count)
|
|
system.l2.ReadSharedReq.mshrMisses::total 728 # number of ReadSharedReq MSHR misses (Count)
|
|
system.l2.ReadSharedReq.mshrMissLatency::cpu.data 47619500 # number of ReadSharedReq MSHR miss ticks (Tick)
|
|
system.l2.ReadSharedReq.mshrMissLatency::total 47619500 # number of ReadSharedReq MSHR miss ticks (Tick)
|
|
system.l2.ReadSharedReq.mshrMissRate::cpu.data 0.997260 # mshr miss rate for ReadSharedReq accesses (Ratio)
|
|
system.l2.ReadSharedReq.mshrMissRate::total 0.997260 # mshr miss rate for ReadSharedReq accesses (Ratio)
|
|
system.l2.ReadSharedReq.avgMshrMissLatency::cpu.data 65411.401099 # average ReadSharedReq mshr miss latency ((Tick/Count))
|
|
system.l2.ReadSharedReq.avgMshrMissLatency::total 65411.401099 # average ReadSharedReq mshr miss latency ((Tick/Count))
|
|
system.l2.UpgradeReq.hits::cpu.data 2 # number of UpgradeReq hits (Count)
|
|
system.l2.UpgradeReq.hits::total 2 # number of UpgradeReq hits (Count)
|
|
system.l2.UpgradeReq.accesses::cpu.data 2 # number of UpgradeReq accesses(hits+misses) (Count)
|
|
system.l2.UpgradeReq.accesses::total 2 # number of UpgradeReq accesses(hits+misses) (Count)
|
|
system.l2.WritebackClean.hits::writebacks 172 # number of WritebackClean hits (Count)
|
|
system.l2.WritebackClean.hits::total 172 # number of WritebackClean hits (Count)
|
|
system.l2.WritebackClean.accesses::writebacks 172 # number of WritebackClean accesses(hits+misses) (Count)
|
|
system.l2.WritebackClean.accesses::total 172 # number of WritebackClean accesses(hits+misses) (Count)
|
|
system.l2.WritebackDirty.hits::writebacks 2483046 # number of WritebackDirty hits (Count)
|
|
system.l2.WritebackDirty.hits::total 2483046 # number of WritebackDirty hits (Count)
|
|
system.l2.WritebackDirty.accesses::writebacks 2483046 # number of WritebackDirty accesses(hits+misses) (Count)
|
|
system.l2.WritebackDirty.accesses::total 2483046 # number of WritebackDirty accesses(hits+misses) (Count)
|
|
system.l2.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.l2.tags.tagsInUse 32571.706704 # Average ticks per tags in use ((Tick/Count))
|
|
system.l2.tags.totalRefs 4969275 # Total number of references to valid blocks. (Count)
|
|
system.l2.tags.sampledRefs 2485339 # Sample count of references to valid blocks. (Count)
|
|
system.l2.tags.avgRefs 1.999435 # Average number of references to valid blocks. ((Count/Count))
|
|
system.l2.tags.warmupTick 77000 # The tick when the warmup percentage was hit. (Tick)
|
|
system.l2.tags.occupancies::writebacks 0.023723 # Average occupied blocks per tick, per requestor ((Count/Tick))
|
|
system.l2.tags.occupancies::cpu.inst 6.316385 # Average occupied blocks per tick, per requestor ((Count/Tick))
|
|
system.l2.tags.occupancies::cpu.data 32565.366597 # Average occupied blocks per tick, per requestor ((Count/Tick))
|
|
system.l2.tags.avgOccs::writebacks 0.000001 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.l2.tags.avgOccs::cpu.inst 0.000193 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.l2.tags.avgOccs::cpu.data 0.993816 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.l2.tags.avgOccs::total 0.994010 # Average percentage of cache occupancy ((Ratio/Tick))
|
|
system.l2.tags.occupanciesTaskId::1024 32768 # Occupied blocks per task id (Count)
|
|
system.l2.tags.ageTaskId_1024::0 119 # Occupied blocks per task id, per block age (Count)
|
|
system.l2.tags.ageTaskId_1024::1 1068 # Occupied blocks per task id, per block age (Count)
|
|
system.l2.tags.ageTaskId_1024::2 10687 # Occupied blocks per task id, per block age (Count)
|
|
system.l2.tags.ageTaskId_1024::3 20894 # Occupied blocks per task id, per block age (Count)
|
|
system.l2.tags.ratioOccsTaskId::1024 1 # Ratio of occupied blocks and all blocks, per task id (Ratio)
|
|
system.l2.tags.tagAccesses 42239547 # Number of tag accesses (Count)
|
|
system.l2.tags.dataAccesses 42239547 # Number of data accesses (Count)
|
|
system.l2.tags.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.mem_ctrls.avgPriority_writebacks::samples 2451297.00 # Average QoS priority value for accepted requests (Count)
|
|
system.mem_ctrls.avgPriority_cpu.inst::samples 568.00 # Average QoS priority value for accepted requests (Count)
|
|
system.mem_ctrls.avgPriority_cpu.data::samples 2484769.00 # Average QoS priority value for accepted requests (Count)
|
|
system.mem_ctrls.priorityMinLatency 0.000000018750 # per QoS priority minimum request to response latency (Second)
|
|
system.mem_ctrls.priorityMaxLatency 0.000071078500 # per QoS priority maximum request to response latency (Second)
|
|
system.mem_ctrls.numReadWriteTurnArounds 153203 # Number of turnarounds from READ to WRITE (Count)
|
|
system.mem_ctrls.numWriteReadTurnArounds 153203 # Number of turnarounds from WRITE to READ (Count)
|
|
system.mem_ctrls.numStayReadState 7318925 # Number of times bus staying in READ state (Count)
|
|
system.mem_ctrls.numStayWriteState 2299251 # Number of times bus staying in WRITE state (Count)
|
|
system.mem_ctrls.readReqs 2485337 # Number of read requests accepted (Count)
|
|
system.mem_ctrls.writeReqs 2451297 # Number of write requests accepted (Count)
|
|
system.mem_ctrls.readBursts 2485337 # Number of controller read bursts, including those serviced by the write queue (Count)
|
|
system.mem_ctrls.writeBursts 2451297 # Number of controller write bursts, including those merged in the write queue (Count)
|
|
system.mem_ctrls.servicedByWrQ 0 # Number of controller read bursts serviced by the write queue (Count)
|
|
system.mem_ctrls.mergedWrBursts 0 # Number of controller write bursts merged with an existing one (Count)
|
|
system.mem_ctrls.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write (Count)
|
|
system.mem_ctrls.avgRdQLen 1.00 # Average read queue length when enqueuing ((Count/Tick))
|
|
system.mem_ctrls.avgWrQLen 25.91 # Average write queue length when enqueuing ((Count/Tick))
|
|
system.mem_ctrls.numRdRetry 0 # Number of times read queue was full causing retry (Count)
|
|
system.mem_ctrls.numWrRetry 0 # Number of times write queue was full causing retry (Count)
|
|
system.mem_ctrls.readPktSize::0 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::1 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::2 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::3 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::4 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::5 0 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.readPktSize::6 2485337 # Read request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::0 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::1 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::2 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::3 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::4 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::5 0 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.writePktSize::6 2451297 # Write request sizes (log2) (Count)
|
|
system.mem_ctrls.rdQLenPdf::0 2485001 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::1 245 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::2 75 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::3 14 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::4 2 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::5 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::6 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::7 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::8 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::9 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::10 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::11 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::12 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::13 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::14 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::15 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::16 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::17 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::18 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::19 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::20 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::21 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::22 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::23 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::24 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::25 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::26 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::27 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::28 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::29 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::30 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdQLenPdf::31 0 # What read queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::0 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::1 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::2 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::3 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::4 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::5 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::6 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::7 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::8 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::9 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::10 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::11 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::12 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::13 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::14 1 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::15 9 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::16 9 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::17 150992 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::18 153205 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::19 153204 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::20 153206 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::21 153205 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::22 153204 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::23 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::24 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::25 155421 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::26 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::27 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::28 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::29 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::30 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::31 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::32 153203 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::33 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::34 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::35 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::36 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::37 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::38 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::39 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::40 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::41 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::42 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::43 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::44 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::45 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::46 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::47 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::48 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::49 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::50 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::51 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::52 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::53 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::54 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::55 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::56 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::57 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::58 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::59 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::60 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::61 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::62 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.wrQLenPdf::63 0 # What write queue length does an incoming req see (Count)
|
|
system.mem_ctrls.rdPerTurnAround::samples 153203 # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::mean 16.222470 # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::gmean 16.001250 # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::stdev 85.258121 # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::0-2047 153202 100.00% 100.00% # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::32768-34815 1 0.00% 100.00% # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.rdPerTurnAround::total 153203 # Reads before turning the bus around for writes (Count)
|
|
system.mem_ctrls.wrPerTurnAround::samples 153203 # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::mean 16.000170 # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::gmean 16.000156 # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::stdev 0.021977 # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::16 153193 99.99% 99.99% # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::17 2 0.00% 99.99% # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::19 8 0.01% 100.00% # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.wrPerTurnAround::total 153203 # Writes before turning the bus around for reads (Count)
|
|
system.mem_ctrls.bytesReadWrQ 0 # Total number of bytes read from write queue (Byte)
|
|
system.mem_ctrls.bytesReadSys 159061568 # Total read bytes from the system interface side (Byte)
|
|
system.mem_ctrls.bytesWrittenSys 156883008 # Total written bytes from the system interface side (Byte)
|
|
system.mem_ctrls.avgRdBWSys 758527805.22548497 # Average system read bandwidth in Byte/s ((Byte/Second))
|
|
system.mem_ctrls.avgWrBWSys 748138756.78260767 # Average system write bandwidth in Byte/s ((Byte/Second))
|
|
system.mem_ctrls.totGap 209697724500 # Total gap between requests (Tick)
|
|
system.mem_ctrls.avgGap 42477.88 # Average gap between requests ((Tick/Count))
|
|
system.mem_ctrls.requestorReadBytes::cpu.inst 36352 # Per-requestor bytes read from memory (Byte)
|
|
system.mem_ctrls.requestorReadBytes::cpu.data 159025216 # Per-requestor bytes read from memory (Byte)
|
|
system.mem_ctrls.requestorWriteBytes::writebacks 156881536 # Per-requestor bytes write to memory (Byte)
|
|
system.mem_ctrls.requestorReadRate::cpu.inst 173354.274840021884 # Per-requestor bytes read from memory rate ((Byte/Second))
|
|
system.mem_ctrls.requestorReadRate::cpu.data 758354450.950644969940 # Per-requestor bytes read from memory rate ((Byte/Second))
|
|
system.mem_ctrls.requestorWriteRate::writebacks 748131737.155281305313 # Per-requestor bytes write to memory rate ((Byte/Second))
|
|
system.mem_ctrls.requestorReadAccesses::cpu.inst 568 # Per-requestor read serviced memory accesses (Count)
|
|
system.mem_ctrls.requestorReadAccesses::cpu.data 2484769 # Per-requestor read serviced memory accesses (Count)
|
|
system.mem_ctrls.requestorWriteAccesses::writebacks 2451297 # Per-requestor write serviced memory accesses (Count)
|
|
system.mem_ctrls.requestorReadTotalLat::cpu.inst 15418250 # Per-requestor read total memory access latency (Tick)
|
|
system.mem_ctrls.requestorReadTotalLat::cpu.data 74365589000 # Per-requestor read total memory access latency (Tick)
|
|
system.mem_ctrls.requestorWriteTotalLat::writebacks 5105250714000 # Per-requestor write total memory access latency (Tick)
|
|
system.mem_ctrls.requestorReadAvgLat::cpu.inst 27144.81 # Per-requestor read average memory access latency ((Tick/Count))
|
|
system.mem_ctrls.requestorReadAvgLat::cpu.data 29928.57 # Per-requestor read average memory access latency ((Tick/Count))
|
|
system.mem_ctrls.requestorWriteAvgLat::writebacks 2082673.26 # Per-requestor write average memory access latency ((Tick/Count))
|
|
system.mem_ctrls.dram.bytesRead::cpu.inst 36352 # Number of bytes read from this memory (Byte)
|
|
system.mem_ctrls.dram.bytesRead::cpu.data 159025216 # Number of bytes read from this memory (Byte)
|
|
system.mem_ctrls.dram.bytesRead::total 159061568 # Number of bytes read from this memory (Byte)
|
|
system.mem_ctrls.dram.bytesInstRead::cpu.inst 36352 # Number of instructions bytes read from this memory (Byte)
|
|
system.mem_ctrls.dram.bytesInstRead::total 36352 # Number of instructions bytes read from this memory (Byte)
|
|
system.mem_ctrls.dram.bytesWritten::writebacks 156883008 # Number of bytes written to this memory (Byte)
|
|
system.mem_ctrls.dram.bytesWritten::total 156883008 # Number of bytes written to this memory (Byte)
|
|
system.mem_ctrls.dram.numReads::cpu.inst 568 # Number of read requests responded to by this memory (Count)
|
|
system.mem_ctrls.dram.numReads::cpu.data 2484769 # Number of read requests responded to by this memory (Count)
|
|
system.mem_ctrls.dram.numReads::total 2485337 # Number of read requests responded to by this memory (Count)
|
|
system.mem_ctrls.dram.numWrites::writebacks 2451297 # Number of write requests responded to by this memory (Count)
|
|
system.mem_ctrls.dram.numWrites::total 2451297 # Number of write requests responded to by this memory (Count)
|
|
system.mem_ctrls.dram.bwRead::cpu.inst 173354 # Total read bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwRead::cpu.data 758354451 # Total read bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwRead::total 758527805 # Total read bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwInstRead::cpu.inst 173354 # Instruction read bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwInstRead::total 173354 # Instruction read bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwWrite::writebacks 748138757 # Write bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwWrite::total 748138757 # Write bandwidth from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwTotal::writebacks 748138757 # Total bandwidth to/from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwTotal::cpu.inst 173354 # Total bandwidth to/from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwTotal::cpu.data 758354451 # Total bandwidth to/from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.bwTotal::total 1506666562 # Total bandwidth to/from this memory ((Byte/Second))
|
|
system.mem_ctrls.dram.readBursts 2485337 # Number of DRAM read bursts (Count)
|
|
system.mem_ctrls.dram.writeBursts 2451274 # Number of DRAM write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::0 155451 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::1 155460 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::2 155327 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::3 155297 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::4 155383 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::5 155395 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::6 155285 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::7 155264 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::8 155314 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::9 155184 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::10 155173 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::11 155239 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::12 155292 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::13 155398 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::14 155473 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankRdBursts::15 155402 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::0 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::1 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::2 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::3 153225 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::4 153221 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::5 153274 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::6 153218 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::7 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::8 153217 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::9 153100 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::10 153109 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::11 153182 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::12 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::13 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::14 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.perBankWrBursts::15 153216 # Per bank write bursts (Count)
|
|
system.mem_ctrls.dram.totQLat 27780938500 # Total ticks spent queuing (Tick)
|
|
system.mem_ctrls.dram.totBusLat 12426685000 # Total ticks spent in databus transfers (Tick)
|
|
system.mem_ctrls.dram.totMemAccLat 74381007250 # Total ticks spent from burst creation until serviced by the DRAM (Tick)
|
|
system.mem_ctrls.dram.avgQLat 11177.94 # Average queueing delay per DRAM burst ((Tick/Count))
|
|
system.mem_ctrls.dram.avgBusLat 5000.00 # Average bus latency per DRAM burst ((Tick/Count))
|
|
system.mem_ctrls.dram.avgMemAccLat 29927.94 # Average memory access latency per DRAM burst ((Tick/Count))
|
|
system.mem_ctrls.dram.readRowHits 2286163 # Number of row buffer hits during reads (Count)
|
|
system.mem_ctrls.dram.writeRowHits 2278298 # Number of row buffer hits during writes (Count)
|
|
system.mem_ctrls.dram.readRowHitRate 91.99 # Row buffer hit rate for reads (Ratio)
|
|
system.mem_ctrls.dram.writeRowHitRate 92.94 # Row buffer hit rate for writes (Ratio)
|
|
system.mem_ctrls.dram.bytesPerActivate::samples 372148 # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::mean 848.970625 # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::gmean 766.652098 # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::stdev 279.307509 # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::0-127 6294 1.69% 1.69% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::128-255 9438 2.54% 4.23% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::256-383 10037 2.70% 6.92% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::384-511 30612 8.23% 15.15% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::512-639 35708 9.60% 24.75% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::640-767 11057 2.97% 27.72% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::768-895 10680 2.87% 30.59% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::896-1023 10367 2.79% 33.37% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::1024-1151 247955 66.63% 100.00% # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesPerActivate::total 372148 # Bytes accessed per row activation (Byte)
|
|
system.mem_ctrls.dram.bytesRead 159061568 # Total bytes read (Byte)
|
|
system.mem_ctrls.dram.bytesWritten 156881536 # Total bytes written (Byte)
|
|
system.mem_ctrls.dram.avgRdBW 758.527805 # Average DRAM read bandwidth in MiBytes/s ((Byte/Second))
|
|
system.mem_ctrls.dram.avgWrBW 748.131737 # Average DRAM write bandwidth in MiBytes/s ((Byte/Second))
|
|
system.mem_ctrls.dram.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s ((Byte/Second))
|
|
system.mem_ctrls.dram.busUtil 11.77 # Data bus utilization in percentage (Ratio)
|
|
system.mem_ctrls.dram.busUtilRead 5.93 # Data bus utilization in percentage for reads (Ratio)
|
|
system.mem_ctrls.dram.busUtilWrite 5.84 # Data bus utilization in percentage for writes (Ratio)
|
|
system.mem_ctrls.dram.pageHitRate 92.46 # Row buffer hit rate, read and write combined (Ratio)
|
|
system.mem_ctrls.dram.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.mem_ctrls.dram.rank0.actEnergy 1328853960 # Energy for activate commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.preEnergy 706302630 # Energy for precharge commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.readEnergy 8874034680 # Energy for read commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.writeEnergy 6398686440 # Energy for write commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.refreshEnergy 16552869840.000002 # Energy for refresh commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.actBackEnergy 50354427570 # Energy for active background per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.preBackEnergy 38120204640 # Energy for precharge background per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.actPowerDownEnergy 0 # Energy for active power-down per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.prePowerDownEnergy 0 # Energy for precharge power-down per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.totalEnergy 122335379760 # Total energy per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank0.averagePower 583.389113 # Core power per rank (mW) (Watt)
|
|
system.mem_ctrls.dram.rank0.totalIdleTime 0 # Total Idle time Per DRAM Rank (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::IDLE 97441786000 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::REF 7002060000 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::SREF 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::PRE_PDN 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::ACT 105253896000 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank0.pwrStateTime::ACT_PDN 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.actEnergy 1328297040 # Energy for activate commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.preEnergy 705999030 # Energy for precharge commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.readEnergy 8871271500 # Energy for read commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.writeEnergy 6396963840 # Energy for write commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.refreshEnergy 16552869840.000002 # Energy for refresh commands per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.actBackEnergy 50332642170 # Energy for active background per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.preBackEnergy 38138550240 # Energy for precharge background per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.actPowerDownEnergy 0 # Energy for active power-down per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.prePowerDownEnergy 0 # Energy for precharge power-down per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.selfRefreshEnergy 0 # Energy for self refresh per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.totalEnergy 122326593660 # Total energy per rank (pJ) (Joule)
|
|
system.mem_ctrls.dram.rank1.averagePower 583.347214 # Core power per rank (mW) (Watt)
|
|
system.mem_ctrls.dram.rank1.totalIdleTime 0 # Total Idle time Per DRAM Rank (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::IDLE 97488633500 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::REF 7002060000 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::SREF 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::PRE_PDN 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::ACT 105207048500 # Time in different power states (Tick)
|
|
system.mem_ctrls.dram.rank1.pwrStateTime::ACT_PDN 0 # Time in different power states (Tick)
|
|
system.mem_ctrls.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.membus.transDist::ReadResp 1296 # Transaction distribution (Count)
|
|
system.membus.transDist::WritebackDirty 2451297 # Transaction distribution (Count)
|
|
system.membus.transDist::CleanEvict 864 # Transaction distribution (Count)
|
|
system.membus.transDist::ReadExReq 2484041 # Transaction distribution (Count)
|
|
system.membus.transDist::ReadExResp 2484041 # Transaction distribution (Count)
|
|
system.membus.transDist::ReadSharedReq 1296 # Transaction distribution (Count)
|
|
system.membus.pktCount_system.l2.mem_side_port::system.mem_ctrls.port 7422835 # Packet count per connected requestor and responder (Count)
|
|
system.membus.pktCount_system.l2.mem_side_port::total 7422835 # Packet count per connected requestor and responder (Count)
|
|
system.membus.pktCount::total 7422835 # Packet count per connected requestor and responder (Count)
|
|
system.membus.pktSize_system.l2.mem_side_port::system.mem_ctrls.port 315944576 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.membus.pktSize_system.l2.mem_side_port::total 315944576 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.membus.pktSize::total 315944576 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.membus.snoops 0 # Total snoops (Count)
|
|
system.membus.snoopTraffic 0 # Total snoop traffic (Byte)
|
|
system.membus.snoopFanout::samples 2485337 # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::mean 0 # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::stdev 0 # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::underflows 0 0.00% 0.00% # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::0 2485337 100.00% 100.00% # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::1 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::overflows 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::min_value 0 # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::max_value 0 # Request fanout histogram (Count)
|
|
system.membus.snoopFanout::total 2485337 # Request fanout histogram (Count)
|
|
system.membus.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.membus.reqLayer2.occupancy 14751300500 # Layer occupancy (ticks) (Tick)
|
|
system.membus.reqLayer2.utilization 0.1 # Layer utilization (Ratio)
|
|
system.membus.respLayer1.occupancy 13071345250 # Layer occupancy (ticks) (Tick)
|
|
system.membus.respLayer1.utilization 0.1 # Layer utilization (Ratio)
|
|
system.membus.snoop_filter.totRequests 4937498 # Total number of requests made to the snoop filter. (Count)
|
|
system.membus.snoop_filter.hitSingleRequests 2452161 # Number of requests hitting in the snoop filter with a single holder of the requested data. (Count)
|
|
system.membus.snoop_filter.hitMultiRequests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. (Count)
|
|
system.membus.snoop_filter.totSnoops 0 # Total number of snoops made to the snoop filter. (Count)
|
|
system.membus.snoop_filter.hitSingleSnoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data. (Count)
|
|
system.membus.snoop_filter.hitMultiSnoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. (Count)
|
|
system.tol2bus.transDist::ReadResp 1312 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::WritebackDirty 4934343 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::WritebackClean 172 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::CleanEvict 1977 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::UpgradeReq 2 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::UpgradeResp 2 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::ReadExReq 2484044 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::ReadExResp 2484043 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::ReadCleanReq 582 # Transaction distribution (Count)
|
|
system.tol2bus.transDist::ReadSharedReq 730 # Transaction distribution (Count)
|
|
system.tol2bus.pktCount_system.cpu.icache.mem_side_port::system.l2.cpu_side_port 1333 # Packet count per connected requestor and responder (Count)
|
|
system.tol2bus.pktCount_system.cpu.dcache.mem_side_port::system.l2.cpu_side_port 7453300 # Packet count per connected requestor and responder (Count)
|
|
system.tol2bus.pktCount::total 7454633 # Packet count per connected requestor and responder (Count)
|
|
system.tol2bus.pktSize_system.cpu.icache.mem_side_port::system.l2.cpu_side_port 48064 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.tol2bus.pktSize_system.cpu.dcache.mem_side_port::system.l2.cpu_side_port 317940416 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.tol2bus.pktSize::total 317988480 # Cumulative packet size per connected requestor and responder (Byte)
|
|
system.tol2bus.snoops 2452574 # Total snoops (Count)
|
|
system.tol2bus.snoopTraffic 156883200 # Total snoop traffic (Byte)
|
|
system.tol2bus.snoopFanout::samples 4937929 # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::mean 0.000085 # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::stdev 0.009200 # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::underflows 0 0.00% 0.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::0 4937511 99.99% 99.99% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::1 418 0.01% 100.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::2 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::3 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::4 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::overflows 0 0.00% 100.00% # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::min_value 0 # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::max_value 1 # Request fanout histogram (Count)
|
|
system.tol2bus.snoopFanout::total 4937929 # Request fanout histogram (Count)
|
|
system.tol2bus.power_state.pwrStateResidencyTicks::UNDEFINED 209697742000 # Cumulative time (in ticks) in various power states (Tick)
|
|
system.tol2bus.reqLayer0.occupancy 4967857500 # Layer occupancy (ticks) (Tick)
|
|
system.tol2bus.reqLayer0.utilization 0.0 # Layer utilization (Ratio)
|
|
system.tol2bus.respLayer0.occupancy 873000 # Layer occupancy (ticks) (Tick)
|
|
system.tol2bus.respLayer0.utilization 0.0 # Layer utilization (Ratio)
|
|
system.tol2bus.respLayer1.occupancy 3727160500 # Layer occupancy (ticks) (Tick)
|
|
system.tol2bus.respLayer1.utilization 0.0 # Layer utilization (Ratio)
|
|
system.tol2bus.snoop_filter.totRequests 4969279 # Total number of requests made to the snoop filter. (Count)
|
|
system.tol2bus.snoop_filter.hitSingleRequests 2483921 # Number of requests hitting in the snoop filter with a single holder of the requested data. (Count)
|
|
system.tol2bus.snoop_filter.hitMultiRequests 5 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. (Count)
|
|
system.tol2bus.snoop_filter.totSnoops 413 # Total number of snoops made to the snoop filter. (Count)
|
|
system.tol2bus.snoop_filter.hitSingleSnoops 413 # Number of snoops hitting in the snoop filter with a single holder of the requested data. (Count)
|
|
system.tol2bus.snoop_filter.hitMultiSnoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. (Count)
|
|
system.voltage_domain.voltage 1 # Voltage in Volts (Volt)
|
|
system.workload.inst.arm 0 # number of arm instructions executed (Count)
|
|
system.workload.inst.quiesce 0 # number of quiesce instructions executed (Count)
|
|
|
|
---------- End Simulation Statistics ----------
|